<span id="page-0-0"></span>

# 300 mA, Low Quiescent Current, CMOS Linear Regulators

# ADP170/ADP171

#### **FEATURES**

**Maximum output current: 300 mA Input voltage range: 1.6 V to 3.6 V Low quiescent current IGND = 23 μA with 0 mA load IGND = 170 μA with 300 mA load Low shutdown current: <1 μA Low dropout voltage: 66 mV at 300 mA load Output voltage accuracy: ±1% 31 fixed-output voltage options: 0.8 V to 3.0 V Adjustable-output voltage range 0.8 V to 3.0 V (ADP171) Accuracy over line, load, and temperature: ±3% Stable with small 1 μF ceramic output capacitor PSRR performance of 70 dB at 10 kHz and 73 dB at 1 kHz Low noise: 30 μV rms at V<sub>OUT</sub> = 0.8 V Current limit and thermal overload protection Logic-controlled enable Compact 5-lead TSOT package** 

#### **APPLICATIONS**

**Rev. 0** 

<span id="page-0-1"></span>**Mobile phones Digital camera and audio devices Portable and battery-powered equipment DSP/FPGA/microprocessor supplies Post dc-dc regulation** 

### **GENERAL DESCRIPTION**

The ADP170/ADP171 are low voltage input, low quiescent current, low-dropout (LDO) linear regulators that operate from 1.6 V to 3.6 V and provide up to 300 mA of output current. The low 66 mV dropout voltage at 300 mA load improves efficiency and allows operation over a wide input voltage range. The low 23 μA of quiescent current at a 0 mA load makes the ADP170/ ADP171 ideal for battery-operated portable equipment.

The ADP170 is capable of 31 fixed-output voltage options, ranging from 0.8 V to 3.0 V. ADP171 is an adjustable version, which allows output voltages that range from 0.8 V to 3.0 V via an external divider. The ADP170/ADP171 are optimized for stable operation with small 1 μF ceramic output capacitors. Ideal for powering digital processors, the ADP170/ADP171 exhibit good transient





Figure 1. ADP170 with Fixed Output Voltage, 1.8 V



**NOTES 1. R1 AND R2 ARE EXTERNAL RESISTORS.** Figure 2. ADP171 with Adjustable Output Voltage

performance and occupy minimal board space. Compared with commodity types of LDOs, the ADP170/ADP171 provide 20 dB to 40 dB better power supply rejection ratio (PSRR) at 100 kHz, making the ADP170/ADP171 an ideal power source for analogto-digital converter (ADC) mixed-signal processor systems and allowing use of smaller size bypass capacitors. In addition, low output noise performance without the need for an additional bypass capacitor further reduces printed circuit board (PCB) component count.

Short-circuit protection and thermal overload protection circuits prevent damage in adverse conditions. The ADP170/ADP171 are available in tiny 5-lead TSOT for the smallest footprint solution to meet a variety of portable power applications.

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2009 Analog Devices, Inc. All rights reserved.** 

## <span id="page-1-0"></span>**TABLE OF CONTENTS**





### **REVISION HISTORY**

1/09-Revision 0: Initial Version

### <span id="page-2-0"></span>**SPECIFICATIONS**

 $V_{IN} = (V_{OUT} + 0.4 V)$  or 1.6 V (whichever is greater),  $EN = V_{IN}$ ,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 1 \mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.

### **Table 1.**



<span id="page-3-1"></span><span id="page-3-0"></span>

<sup>1</sup> The current from the external resistor divider network in the case of adjustable voltage output (as with the ADP171) should be subtracted from the ground current measured. <sup>1</sup> The current from the external resistor divider network in the case of adjustable voltage output (as with the ADP171) should be subtracted from the ground current measured.<br><sup>2</sup> Accuracy when VOUT is connected directly t tolerances of resistors used.

 $^3$  Based on an end-point calculation using 1 mA and 300 mA loads. See Figure 6 for typical load regulation performance for loads less than 1 mA.<br>4 Applies only for output voltages above 1.6 V. Dropout voltage is defined

 Applies only for output voltages above 1.6 V. Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage.

<sup>5</sup> Start-up time is defined as the time between the rising edge of EN and VOUT being at 90% of its nominal value.<br><sup>6</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the speci

 Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0 V, or 2.7 V.

### **INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS**

#### **Table 2.**



1 The minimum input and output capacitance should be greater than 0.45 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y5V and Z5U capacitors are not recommended for use with any LDO.

### <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 3.** 



Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL DATA**

Absolute maximum ratings apply only individually, not in combination. The ADP170/ADP171 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that  $T<sub>I</sub>$  is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated.

In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature  $(T_J)$  of the device is dependent on the ambient temperature  $(T_A)$ , the power dissipation of the device  $(P_D)$ , and the junction-toambient thermal resistance of the package  $(\theta_{JA})$ .

Maximum junction temperature  $(T<sub>I</sub>)$  is calculated from the ambient temperature  $(T_A)$  and power dissipation  $(P_D)$  using the following formula:

 $T_J = T_A + (P_D \times \theta_{JA})$ 

Junction-to-ambient thermal resistance  $(\theta_{IA})$  of the package is based on modeling and calculation using a 4-layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high

maximum power dissipation exists, close attention to thermal board design is required. The value of  $\theta_{IA}$  may vary, depending on PCB material, layout, and environmental conditions. The specified values of  $\theta_{JA}$  are based on a 4-layer, 4 in.  $\times$  3 in. PCB. Refer to JESD 51-7 for detailed information regarding board construction.

 $\Psi_{JB}$  is the junction-to-board thermal characterization parameter with units of °C/W. The  $\Psi_{IB}$  of the package is based on modeling and calculation using a 4-layer board. The *Guidelines for Reporting and Using Electronic Package Thermal Information: JESD51-12* states that thermal characterization parameters are not the same as thermal resistances.  $\Psi_{\text{JB}}$  measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance,  $\theta_{\text{IB}}$ . Therefore,  $\Psi_{\text{IB}}$  thermal paths include convection from the top of the package as well as radiation from the package—factors that make  $\Psi_{JB}$  more useful in real-world applications. Maximum junction temperature  $(T_J)$  is calculated from the board temperature  $(T_B)$  and power dissipation  $(P_D)$ using the formula

 $T_I = T_B + (P_D \times \Psi_{IB})$ 

Refer to JESD51-8 and JESD51-12 for more detailed information about  $\Psi_{IB}$ .

### **THERMAL RESISTANCE**

 $\theta_{\text{IA}}$  and  $\Psi_{\text{IB}}$  are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### **Table 4. Thermal Resistance**



### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-5-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS





Figure 4. ADP171 5-Lead TSOT

#### **Table 5. Pin Function Descriptions**



### <span id="page-6-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{\text{IN}} = 3.6$  V,  $V_{\text{OUT}} = 1.8$  V,  $I_{\text{OUT}} = 10$  mA,  $C_{\text{IN}} = C_{\text{OUT}} = 1$  µF,  $T_A = 25$ °C, unless otherwise noted.



Figure 5. Output Voltage vs. Junction Temperature









Figure 8. Ground Current vs. Junction Temperature





Figure 10. Ground Current vs. Input Voltage



Figure 11. Shutdown Current vs. Temperature at Various Input Voltages





Figure 13. Output Voltage vs. Input Voltage (in Dropout)



Figure 14. Ground Current vs. Input Voltage (In Dropout)



Figure 15. Power Supply Rejection Ratio vs. Frequency,  $V_{OUT} = 0.8 V$ 



Figure 16. Power Supply Rejection Ratio vs. Frequency,  $V_{OUT} = 1.8 V$ 



Figure 17. Power Supply Rejection Ratio vs. Frequency,  $V_{\text{OUT}} = 3.0 V$ 



Figure 18. Power Supply Rejection Ratio vs. Frequency, Various Output Voltages and Load Currents



Figure 19. Output Noise Spectrum



Figure 20. RMS Noise vs. Load Current and Output Voltage



Figure 21. Load Transient Response, C<sub>IN</sub> and C<sub>OUT</sub> = 1  $\mu$ F



Figure 22. Load Transient Response,  $C_{IN}$  and  $C_{OUT} = 4.7 \mu F$ 



Figure 23. Line Transient Response, Load Current = 1 mA



Figure 24. Line Transient Response, Load Current = 300 mA

### <span id="page-10-0"></span>THEORY OF OPERATION

The ADP170/ADP171 are low quiescent current, low-dropout linear regulators that operate from 1.6 V to 3.6 V and can provide up to 300 mA of output current. Drawing a low 170 μA of quiescent current (typical) at full load makes the ADP170/ADP171 ideal for battery-operated portable equipment. Shutdown current consumption is typically 100 nA.

Optimized for use with small 1 μF ceramic capacitors, the ADP170/ADP171 provide excellent transient performance.



**1. R1 AND R2 ARE INTERNAL RESISTORS, AVAILABLE ON THE ADP170 ONLY.**

Figure 25. ADP170 Internal Block Diagram



Figure 26. ADP171 Internal Block Diagram

Internally, the ADP170/ADP171 consist of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage.

The adjustable ADP171 has an output voltage range of 0.8 V to 3.0 V. The output voltage is set by the ratio of two external resistors, as shown in [Figure 2.](#page-0-1) The device servos the output to maintain the voltage at the ADJ pin at 0.5 V referenced to ground. The current in R1 is then equal to 0.5 V/R2 and the current in R1 is the current in R2 plus the ADJ pin bias current. The ADJ pin bias current, 15 nA at 25°C, flows through R1 into the ADJ pin.

The output voltage can be calculated using the equation:

 $V_{OUT} = 0.5 V(1 + R1/R2) + (ADJ<sub>I-BIAS</sub>)(R1)$ 

The value of R1 should be less than 200 k $\Omega$  to minimize errors in the output voltage caused by the ADJ pin bias current. For example, when R1 and R2 each equal 200 kΩ, the output voltage is 1.0 V. The output voltage error introduced by the ADJ pin bias current is 3 mV or 0.3%, assuming a typical ADJ pin bias current of 15 nA at 25°C.

Note that in shutdown, the output is turned off and the divider current is zero.

The ADP170/ADP171 use the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on; when EN is low, VOUT turns off. For automatic startup, EN can be tied to VIN.

### <span id="page-11-0"></span>APPLICATIONS INFORMATION **CAPACITOR SELECTION**

#### **Output Capacitor**

The ADP170/ADP171 are designed for operation with small, space-saving ceramic capacitors but will function with most commonly used capacitors as long as care is taken with regard to the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 1 μF capacitance with an ESR of 1  $\Omega$  or less is recommended to ensure stability of the ADP170/ADP171. The transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP170/ADP171 to large changes in load current. [Figure 27](#page-11-1) and [Figure 28](#page-11-2) show the transient responses for output capacitance values of 1 μF and 4.7 μF, respectively.

<span id="page-11-1"></span>

<span id="page-11-3"></span><span id="page-11-2"></span>Figure 28. Output Transient Response,  $C_{OUT} = 4.7 \,\mu\text{F}$ 

#### **Input Bypass Capacitor**

Connecting a 1 μF capacitor from VIN to GND reduces the circuit sensitivity to the printed circuit board (PCB) layout, especially when long input traces or high source impedance are encountered. If greater than 1 μF of output capacitance is required, the input capacitor should be increased to match it.

#### **Input and Output Capacitor Properties**

Any good quality ceramic capacitor can be used with the ADP170/ADP171, as long as it meets the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. A X5R or X7R dielectric with a voltage rating of 6.3 V or 10 V is recommended. The Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics.

[Figure 29](#page-11-3) depicts the capacitance vs. bias voltage characteristics of a 0402, 1 μF, 10 V X5R capacitor. The variance of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating will exhibit less capacitance variance over bias voltage. The temperature variation of the X5R dielectric is about ±15% over the −40°C to +85°C temperature range and is not a function of package or voltage rating.



Figure 29. Capacitance vs. Bias Voltage Characteristics

Use Equation 1 to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL)
$$
 (1)

where:

C*BIAS* is the effective capacitance at the operating voltage. *TEMPCO* is the worst-case capacitor temperature coefficient. *TOL* is the worst-case component tolerance.

<span id="page-12-0"></span>In this example, the worst-case temperature coefficient (TEMPCO) over −40°C to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and CBIAS is 0.94 μF at 1.8 V, as shown in [Figure 29](#page-11-3).

Substituting these values in Equation 1 yields

 $C_{EFF} = 0.94 \mu F \times (1 - 0.15) \times (1 - 0.1) = 0.719 \mu F$ 

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of the ADP170/ADP171, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors are evaluated for each application.

### **UNDERVOLTAGE LOCKOUT**

The ADP170/ADP171 have an internal undervoltage lockout circuit that disables all inputs and the output when the input voltage is less than approximately 1.2 V. This ensures that the ADP170/ADP171 inputs and the output behave in a predictable manner during power-up.

#### <span id="page-12-2"></span>**ENABLE FEATURE**

The ADP170/ADP171 use the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown in [Figure 30](#page-12-1), when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off.



Figure 30. ADP170/ADP171 Typical EN Pin Operation

<span id="page-12-3"></span><span id="page-12-1"></span>As shown in [Figure 30,](#page-12-1) the EN pin has hysteresis built in. This prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.

The EN pin active/inactive thresholds are derived from the VIN voltage. Therefore, these thresholds vary with changing input voltage. [Figure 31](#page-12-2) shows typical EN active/inactive thresholds when the input voltage varies from 1.6 V to 3.6 V.



Figure 31. Typical EN Pin Thresholds vs. Input Voltage

The ADP170/ADP171 utilize an internal soft start to limit the inrush current when the output is enabled. The start-up time for the 1.8 V option is approximately 120 μs from the time the EN active threshold is crossed to when the output reaches 90% of its final value. As shown in [Figure 32,](#page-12-3) the start-up time is dependent on the output voltage setting.



Figure 32. Typical Start-Up Time

### <span id="page-13-0"></span>**CURRENT LIMIT AND THERMAL OVERLOAD PROTECTION**

The ADP170/ADP171 are protected against damage due to excessive power dissipation by current and thermal overload protection circuits. The ADP170/ADP171 are designed to limit the current when the output load reaches 450 mA (typical). When the output load exceeds 450 mA, the output voltage is reduced to maintain a constant current limit.

Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (that is, high ambient temperature and power dissipation), when the junction temperature starts to rise above 150°C, the output is turned off, reducing the output current to 0. When the junction temperature drops below 135°C, the output is turned on again and output current is restored to its nominal value.

Consider the case where a hard short from VOUT to GND occurs. At first, the ADP170/ADP171 will limit the current so that only 450 mA is conducted into the short. If self-heating of the junction is great enough to cause its temperature to rise above 150°C, thermal shutdown will activate, turning off the output and reducing the output current to 0. As the junction temperature cools and drops below 135°C, the output turns on and conducts 450 mA into the short, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 450 mA and 0 mA, which continues as long as the short remains at the output.

Current and thermal limit protections are intended to protect the device against accidental overload conditions.

### **THERMAL CONSIDERATIONS**

To guarantee reliable operation, the junction temperature of the ADP170/ADP171 must not exceed 125°C. To ensure the junction temperature stays below this maximum value, the user needs to be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air ( $\theta_{IA}$ ). The  $\theta_{IA}$  number is dependent on the package assembly compounds used and the amount of copper to which the GND pin of the package is soldered on the PCB. [Table 6](#page-13-1) shows typical  $\theta_{JA}$  values of the 5-lead TSOT package for various PCB copper sizes.

#### <span id="page-13-2"></span>Table 6. Typical θ<sub>JA</sub> Values

<span id="page-13-1"></span>

<sup>1</sup> Device soldered to minimum size pin traces.

The junction temperature of the ADP170/ADP171 can be calculated from the following equation:

$$
T_J = T_A + (P_D \times \theta_{JA})
$$
 (2)

where:

*TA* is the ambient temperature.

 $P<sub>D</sub>$  is the power dissipation in the die, given by

$$
P_D = [(V_{IN} - V_{OUT}) \times I_{LOAD}] + (V_{IN} \times I_{GND}) \tag{3}
$$

where:

*ILOAD* is the load current. *IGND* is the ground current.

*VIN* and *VOUT* are input and output voltages, respectively.

Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following:

$$
T_J = T_A + \{ [(V_{IN} - V_{OUT}) \times I_{LOAD}] \times \theta_{JA} \}
$$
 (4)

As shown in Equation 4, for a given ambient temperature, input to output voltage differential, and continuous load current, there exists a minimum copper size requirement for the PCB to ensure that the junction temperature does not rise above 125°C. [Figure 33](#page-13-2) to [Figure 38](#page-14-0) show junction temperature calculations for different ambient temperatures, load currents,  $V_{IN}$  to  $V_{OUT}$ differentials, and areas of PCB copper.



Figure 34. 100 mm<sup>2</sup> of PCB Copper,  $T_A = 25^{\circ}C$ 

<span id="page-14-0"></span>

<span id="page-14-1"></span>Figure 37. 100 mm<sup>2</sup> of PCB Copper,  $T_A = 50^{\circ}$ C



In cases where board temperature is known, use the thermal characterization parameter,  $\Psi_{JB}$ , to estimate the junction temperature rise (see [Figure 39](#page-14-1)). Maximum junction temperature  $(T_J)$  is calculated from the board temperature  $(T_B)$  and power dissipation  $(P_D)$  using the following formula:

$$
T_J = T_B + (P_D \times \Psi_{JB})
$$
 (5)

The typical value of  $\Psi_{JB}$  is 42.8°C/W for the 5-lead TSOT package.



### <span id="page-15-0"></span>**PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS**

Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP170/ADP171. However, as can be seen from [Table 6](#page-13-1), a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits.

Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Use of 0402 or 0603 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.



Figure 40. Example ADP170 PCB Layout



Figure 41. Example ADP171 PCB Layout

### <span id="page-16-0"></span>OUTLINE DIMENSIONS



**\*COMPLIANT TO JEDEC STANDARDS MO-193-AB WITH THE EXCEPTION OF PACKAGE HEIGHT AND THICKNESS.** Figure 42. 5-Lead Thin Small Outline Transistor Package [TSOT] (UJ-5)

Dimensions show in millimeters

#### **ORDERING GUIDE**

<span id="page-16-1"></span>

<sup>1</sup> For additional voltage options, contact your local Analog Devices, Inc., sales or distribution representative.<br><sup>2</sup> Z = RoHS Compliant Part.

## **NOTES**

## **NOTES**

### **NOTES**

**©2009 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07716-0-1/09(0)** 



www.analog.com

Rev. 0 | Page 20 of 20